日本黄色一级经典视频|伊人久久精品视频|亚洲黄色色周成人视频九九九|av免费网址黄色小短片|黄色Av无码亚洲成年人|亚洲1区2区3区无码|真人黄片免费观看|无码一级小说欧美日免费三级|日韩中文字幕91在线看|精品久久久无码中文字幕边打电话

當前位置:首頁 > 工業(yè)控制 > 電子設計自動化

The LatticeECP3™ (EConomy Plus Third generation) family of FPGA devices is optimized to deliver high perfor-mance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 65nm technology making the devices suitable for high-volume, high-speed, low-cost applications. The LatticeECP3 device family expands look-up-table (LUT) capacity to 149K logic elements and supports up to 586 user I/Os. The LatticeECP3 device family also offers up to 320 18x18 multipliers and a wide range of parallel I/O standards. The LatticeECP3 FPGA fabric is optimized with high performance and low cost in mind. The LatticeECP3 devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distrib-uted and embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities. The pre-engineered source synchronous logic implemented in the LatticeECP3 device family supports a broad range of interface standards, including DDR3, XGMII and 7:1 LVDS. The LatticeECP3 device family also features high speed SERDES with dedicated PCS functions. High jitter toler-ance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, SMPTE, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit Pre-empha-sis and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media. The LatticeECP3 devices also provide flexible, reliable and secure configuration options, such as dual-boot capa-bility, bit-stream encryption, and TransFR field upgrade features. The Lattice Diamond™ and ispLEVER® design software allows large complex designs to be efficiently imple-mented using the LatticeECP3 FPGA family. Synthesis library support for LatticeECP3 is available for popular logic synthesis tools. Diamond and ispLEVER tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeECP3 device. The tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) modules for the LatticeECP3 family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.

LatticeECP3器件主要特性:

? Higher Logic Density for Increased System Integration

•17K to 149K LUTs

•116 to 586 I/Os

? Embedded SERDES

•150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit SERDES, and 8-bit SERDES modes

•Data Rates 230 Mbps to 3.2 Gbps per channel for all other protocols

•Up to 16 channels per device: PCI Express, SONET/SDH, Ethernet (1GbE, SGMII, XAUI), CPRI, SMPTE 3G and Serial RapidIO

? sysDSP™•Fully cascadable slice architecture

•12 to 160 slices for high performance multiply and accumulate

•Powerful 54-bit ALU operations

•Time Division Multiplexing MAC Sharing

•Rounding and truncation

•Each slice supports

? Flexible Memory Resources

•Up to 6.85Mbits sysMEM™Embedded Block RAM (EBR)

•36K to 303K bits distributed RAM

? sysCLOCK Analog PLLs and DLLs

•Two DLLs and up to ten PLLs per device

? Pre-Engineered Source Synchronous I/O

•DDR registers in I/O cells

•Dedicated read/write levelling functionality

•Dedicated gearing logic

•Source synchronous standards support

•Dedicated DDR/DDR2/DDR3 memory with DQS support

•Optional Inter-Symbol Interference (ISI) ? correction on outputs

? Programmable sysI/O™Buffer Supports Wide Range of Interfaces

•On-chip termination

•Optional equalization filter on inputs

•LVTTL and LVCMOS 33/25/18/15/12

•SSTL 33/25/18/15 I, II

•HSTL15 I and HSTL18 I, II

•PCI and Differential HSTL, SSTL

•LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

? Flexible Device Configuration

•Dedicated bank for configuration I/Os

•SPI boot flash interface

•Dual-boot images supported

•Slave SPI

•TransFR™I/O for simple field updates

•Soft Error Detect embedded macro

? System Level Support

•IEEE 1149.1 and IEEE 1532 compliant

•Reveal Logic Analyzer

•ORCAstra FPGA configuration utility

•On-chip oscillator for initialization & general use

•1.2V core power supply

圖1. LatticeECP3-35 器件簡化框圖

EB43 PCI Express橋接評估板

As PCI Express applications have emerged, the LatticeECP3™ FPGA family has become a well-suited solution for many system designs. The features of the LatticeECP3 PCI Express Solutions Board can assist engineers with rapid-prototyping and testing their designs. The board is an enhanced form-factor of the PCI Express add-in card specification. It allows for full x1 form-factor compliance and x4 is available for demonstration purposes with some non-standard form-factor issues. The flexibility to use the same board to demonstrate both x1 and x4 configurations is accomplished by simply changing the mounting hardware. The board has several debugging and analyzing fea-tures for complete evaluation of the LatticeECP3 device. This guide is intended to be referenced in conjunction with evaluation design tutorials to demonstrate the LatticeECP3 FPGA.

This user’s guide describes the LatticeECP3 PCI Express Solutions Board featuring the LatticeECP3 LFE3-95EA-FN672 FPGA. The stand-alone evaluation board provides a functional platform for development and rapid prototyp-ing of applications that require high-speed SERDES interfaces to demonstrate PCI Express capabilities using an add-on card form-factor. The board is manufactured using standard FR4 dielectric and through-hole vias. The nom-inal impedance is 50-ohm for single-ended traces and 85-ohm for differential traces.

EB43 PCI Express橋接評估板主要特性:

• PCI Express x1 and x4 edge connector interfaces

• Allows demonstration of PCI Express (x 1and x4) interfaces

– x1 is form-factor compliant and will fit a standard PC-equipped PCI Express motherboard socket

– x4 is non-compliant but will demonstrate x4 functionality by a simple change to the hardware

• Allows control of SERDES PCS registers using the Serial Client Interface (ORCAstra) • On-board Boot Flash

– Both Serial SPI Flash and Parallel Flash via MachXO™ programming bridge

• Shows interoperation with a high performance DDR2 memory component

• Includes driver based “run-time” device configuration capability via ORCAstra or PCI Express

• Switches, LEDs, displays for demo purposes

• Input connection for lab-power supply

• Power connections and power sources

• ispVM™ programming support

• On-board and external reference clock sources

圖2.EB43 PCI Express橋接評估板外形圖

圖3.PCI Express橋接解決方案框圖

圖4.EB43 PCI Express橋接評估板電路圖(1)

圖5.EB43 PCI Express橋接評估板電路圖(2)

圖6.EB43 PCI Express橋接評估板電路圖(3)

圖7.EB43 PCI Express橋接評估板電路圖(4)

圖8.EB43 PCI Express橋接評估板電路圖(5)

圖9.EB43 PCI Express橋接評估板電路圖(6)

圖10.EB43 PCI Express橋接評估板電路圖(7)

圖11.EB43 PCI Express橋接評估板電路圖(8)

圖12.EB43 PCI Express橋接評估板電路圖(9)

EB43 PCI Express橋接評估板材料清單(BOM):

圖13.EB43 PCI Express橋接評估板元件布局圖(頂層)

圖14.EB43 PCI Express橋接評估板元件布局圖(底層)

詳情請見:

http://www.latticesemi.com/documents/ds1021ea.pdf

http://www.latticesemi.com/documents/EB43.pdf



本站聲明: 本文章由作者或相關機構授權發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點,本站亦不保證或承諾內容真實性等。需要轉載請聯(lián)系該專欄作者,如若文章內容侵犯您的權益,請及時聯(lián)系本站刪除。
換一批
延伸閱讀

如今,無線充電已經(jīng)廣為人知,不再是一個新鮮詞匯,眾多行業(yè)對這一技術的接受度越來越高,其相比傳統(tǒng)的有線插拔、觸點方式,優(yōu)勢明顯。

關鍵字: 無線 充電 解決方案

通過按鍵操作,可使數(shù)碼管顯示不同類別的實時數(shù)據(jù)和運行參數(shù),數(shù)據(jù)名稱數(shù)碼管顯示 3 位符號,第一位為字母,表示當前正在查看的數(shù)據(jù)類別,后面兩位用數(shù)字表示正在查看數(shù)據(jù)的編號。 數(shù)據(jù)類別用字母表示, F 表示頻率類別,...

關鍵字: 振弦采集儀 振弦傳感器 工程監(jiān)測 工程設備 無線網(wǎng)絡 解決方案

1、開機 VTN4XX 有四個開機途徑,手動開機、自動定時開機和上電開機、信號觸發(fā)開機。 上電開機:當“工作模式撥碼開關” 第 4 位為 ON 時,直接連接外部電源即可開機。 自動開機:設備根據(jù)預設的時間間隔自動...

關鍵字: 振弦采集儀 振弦傳感器 工程監(jiān)測 工程設備 無線網(wǎng)絡 解決方案

VTN是多通道振弦、溫度、模擬傳感信號系列數(shù)據(jù)采集儀,可對32通道振弦頻率、32通道熱敏電阻或DS18B20溫度傳感器、32通道模擬量傳感器(電流或電壓)進行實時在線采集或全自動定時采集存儲工作;預留一路可調電源輸...

關鍵字: 振弦采集儀 振弦傳感器 工程監(jiān)測 工程設備 無線網(wǎng)絡 解決方案

電動剃須刀作為一種常見的小家電在人們的日常生活中有著廣泛的應用,每個男人幾乎都會配備一個。電動剃須刀相比傳統(tǒng)剃須刀就省事多了,刮得干凈效率又高。而且電動剃須刀也更不容易刮傷,相比之下更安全。芯嶺技術就有一種基于單片機的智...

關鍵字: 芯嶺技術 方案開發(fā) 解決方案 單片機

不知道大家有沒有看過萌萌的拍拍燈,顏值超高,還很實用。首先它操作簡便,輕拍即可開關燈,光線柔和不刺眼。只要輕輕拍打燈面,暖黃色的燈光就會亮起,在起夜時能幫我們照明,且燈光微弱不刺眼,不用擔心會影響舍友休息。還有延時關燈、...

關鍵字: 芯嶺技術 方案開發(fā) 解決方案 單片機

XL32F003系列微控制器采用高性能的32位ARM*Cortex*-M0+內核,寬電壓工作范圍的MCU。嵌入高達64 Kbytes flash和8 Kbytes SRAM存儲器,最高工作頻率32 MHz。包含多種不同封...

關鍵字: 方案開發(fā) 解決方案 單片機

充電寶一般都是由鋰電池芯作為儲電模塊。差別于商品內部配備的電池,也叫外掛軟件充電電池。配備多種多樣的開關電源轉換頭,具備大空間、多功能、體型小、長壽命和可以信賴 等特性,是可隨時為手機上、MP3、Mp4、手機上、PDA、...

關鍵字: 芯嶺技術 方案開發(fā) 解決方案 單片機

該電熱水壺方案是基于單片機控制,該電熱水壺是在普通水壺的基礎上,增加了溫控功能,可以按需求加熱到需要的水溫。根據(jù)不同的水源采用不同的加熱方式,40℃適合溫奶、60℃適合蜂蜜水、80℃適合花茶、90℃適合咖啡、100℃燒開...

關鍵字: 芯嶺技術 方案開發(fā) 解決方案 單片機

摘要:湖南某大型白酒生產(chǎn)企業(yè)隨著業(yè)務發(fā)展有了擴大產(chǎn)能的需求,因而實施了三期生產(chǎn)線擴建工程,但現(xiàn)有的污水處理站無法滿足產(chǎn)能擴建后的排水要求,必須同步進行廢水處理工程的改擴建?,F(xiàn)主要介紹了工程改擴建的內容和改造后的運行情況,...

關鍵字: 厭氧反應 總氮控制 解決方案
關閉