日本黄色一级经典视频|伊人久久精品视频|亚洲黄色色周成人视频九九九|av免费网址黄色小短片|黄色Av无码亚洲成年人|亚洲1区2区3区无码|真人黄片免费观看|无码一级小说欧美日免费三级|日韩中文字幕91在线看|精品久久久无码中文字幕边打电话

當(dāng)前位置:首頁(yè) > 汽車電子 > 汽車電子技術(shù)文庫(kù)
[導(dǎo)讀] LatTIce公司的ECP5-5G系列是低成本低功耗小尺寸的FPGA系列產(chǎn)品,提供高性能特性如增強(qiáng)的DSP架構(gòu),高速SERDES和高速源同步接口,以及高達(dá)84K邏輯單元的查找表(LUT),支持高

LatTIce公司的ECP5-5G系列是低成本低功耗小尺寸的FPGA系列產(chǎn)品,提供高性能特性如增強(qiáng)的DSP架構(gòu),高速SERDES和高速源同步接口,以及高達(dá)84K邏輯單元的查找表(LUT),支持高達(dá)365個(gè)用戶I/O,高達(dá)156個(gè)18 x 18乘法器和各種并行I/O標(biāo)準(zhǔn),特別適合用在量大高速低成本的應(yīng)用如汽車娛樂(lè)系統(tǒng),小型無(wú)線基站和低功耗工業(yè)視頻照相機(jī).本文介紹了ECP5-5G主要特性,框圖和ECP5-5G Versa開發(fā)板主要特性,電路圖和材料清單.

The ECP5/ECP5-5G family of FPGA devices is opTImized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combinaTIon is achieved through advances in device architecture and the use of 40 nm technology making the devices suitable for high-volume, high-speed, low-cost applicaTIons.

The ECP5/ECP5-5G device family covers look-up-table (LUT) capacity to 84K logic elements and supports up to 365 user I/Os. The ECP5/ECP5-5G device family also offers up to 156 18 x 18 multipliers and a wide range of parallel I/O standards.

The ECP5/ECP5-5G FPGA fabric is optimized high performance with low power and low cost in mind. The ECP5/ ECP5-5G devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributed and embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities.

The pre-engineered source synchronous logic implemented in the ECP5/ECP5-5G device family supports a broad range of interface standards, including DDR2/3, LPDDR2/3, XGMII and 7:1 LVDS.

The ECP5/ECP5-5G device family also features high speed SERDES with dedicated Physical Coding Sublayer (PCS) functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit De-emphasis with pre- and post-cursors, and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media.

The ECP5/ECP5-5G devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bit-stream encryption, and TransFR field upgrade features.

ECP5-5G family devices have made some enhancement in the SERDES compared to ECP5UM devices. These enhancements increase the performance of the SERDES to up to 5 Gb/s data rate.

The ECP5-5G family devices are pin-to-pin compatible with the ECP5UM devices. These allows a migration path for users to port designs from ECP5UM to ECP5-5G devices to get higher performance.

The Lattice Diamond™ design software allows large complex designs to be efficiently implemented using the ECP5/ECP5-5G FPGA family. Synthesis library support for ECP5/ECP5-5G devices is available for popular logic synthesis tools. The Diamond tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the ECP5/ECP5-5G device. The tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules for the ECP5/ECP5-5G family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.

ECP5-5G主要特性:

• Higher Logic Density for Increased System Integration

• 12K to 84K LUTs

• 197 to 365 user programmable I/Os

• Embedded SERDES

• 270 Mb/s, up to 3.2 Gb/s,SERDES interface(ECP5)

• 270 Mb/s, up to 5.0 Gb/s,SERDES interface (ECP5-5G)

• Supports eDP in RDR (1.62 Gb/s) and HDR(2.7 Gb/s)

• Up to four channels per device: PCI Express, Ethernet(1GbE,SGMII,XAUI),and CPRI

• sysDSP™

• Fully cascadable slice architecture

• 12 to 160 slices for high performance multiply and accumulate

• Powerful 54-bit ALU operations

• Time Division Multiplexing MAC Sharing

• Rounding and truncation

• Each slice supports • Half 36 x 36, two 18 x 18 or four 9 x 9 multipliers

• Advanced 18 x 36 MAC and 18 x 18 Multiply-Multiply-Accumulate (MMAC) operations

• Flexible Memory Resources

• Up to 3.744 Mb sysMEM™ Embedded Block RAM (EBR)

• 194K to 669K bits distributed RAM

• sysCLOCK Analog PLLs and DLLs

Four DLLs and four PLLs in LFE5-45 and LFE5-85; two DLLs and two PLLs in LFE5-25 and LFE5-12

• Pre-Engineered Source Synchronous I/O

• DDR registers in I/O cells

• Dedicated read/write levelling functionality

• Dedicated gearing logic

• Source synchronous standards support • ADC/DAC, 7:1 LVDS, XGMII

• High Speed ADC/DAC devices

• Dedicated DDR2/DDR3 and LPDDR2/LPDDR3 memory support with DQS logic, up to 800 Mb/s data-rate

• Programmable sysI/O™ Buffer Supports Wide Range of Interfaces

• On-chip termination

• LVTTL and LVCMOS 33/25/18/15/12

• SSTL 18/15 I, II

• HSUL12

• LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

?subLVDS and SLVS, MIPI D-PHY input interfaces

• Flexible Device Configuration

• Shared bank for configuration I/Os

• SPI boot flash interface

• Dual-boot images supported

• Slave SPI

• TransFR™ I/O for simple field updates

• Single Event Upset (SEU) Mitigation Support

• Soft Error Detect – Embedded hard macro

• Soft Error Correction – Without stopping user operation

• Soft Error Injection – Emulate SEU event to debug system error handling

• System Level Support

• IEEE 1149.1 and IEEE 1532 compliant

• Reveal Logic Analyzer

• On-chip oscillator for initialization and general use

• 1.1 V core power supply

圖1. ECP5-5G簡(jiǎn)化框圖: LFE5UM/LFE5UM5G-85

ECP5-5G主要特性:

Up to 3.2 Gbps SERDES rate with ECP5, and up to 5 Gbps with ECP5-5G

Up to 4 channels per device in dual channel blocks for higher granularity

Enhanced DSP blocks provide 2x resource improvement for symmetrical filters

Single event upset (SEU) mitigation support Programmable IO support for LVCMOS 33/25/18/15/12, XGMII, LVTTL, LVDS, Bus-LVDS, 7:1 LVDS, LVPECL and MIPI D-PHY input interfaces

ECP5-5G Versa開發(fā)板

The ECP5-5G™ Versa Development Board allows designers to investigate and experiment with the features of the ECP5-5G Field-Programmable Gate Array. The features of the ECP5-5G Versa Development Board can assist engineers with rapid prototyping and testing of their specific designs. The ECP5-5G Versa Development Board is part of the ECP5-5G Versa Development Kit. The guide is intended to be referenced in conjunction with demo user guides to demonstrate the ECP5-5G FPGA.

圖2. ECP5-5G Versa開發(fā)板外形圖

ECP5-5G Versa開發(fā)板主要特性:

• Half-length PCI Express form-factor

— Allows demonstration of PCI Express x1 interconnection

• Electrical testing of one full-duplex SERDES channel via SMA connections

• USB-B connection for UART and device programming

• Two RJ45 interfaces to 10/100/1000 Ethernet to RGMII

• On-board Boot Flash

— 128M Serial SPI Flash

• DDR3-1866 memory components (64Mb/x16)

• Expansion mezzanine interconnection for prototyping

• 14-segment alpha-numeric display

• Switches, LEDs and displays for demo purposes

• Diamond® programming support

• On-board reference clock sources

圖3.ECP5-5G Versa開發(fā)板框圖

圖4.ECP5-5G Versa開發(fā)板電路圖:電壓穩(wěn)壓器

圖5.ECP5-5G Versa開發(fā)板電路圖:編程

圖6.ECP5-5G Versa開發(fā)板電路圖:SERDES

圖7.ECP5-5G Versa開發(fā)板電路圖:10/100/1000-T PHY #1/RJ45

圖8.ECP5-5G Versa開發(fā)板電路圖:10/100/1000-T PHY #2/RJ45

圖9.ECP5-5G Versa開發(fā)板電路圖:DDR3存儲(chǔ)器

圖10.ECP5-5G Versa開發(fā)板電路圖:LED和開關(guān)

圖11.ECP5-5G Versa開發(fā)板電路圖:參考時(shí)鐘發(fā)生器

圖12.ECP5-5G Versa開發(fā)板電路圖:擴(kuò)展連接器

ECP5-5G Versa開發(fā)板材料清單:


詳情請(qǐng)見:


DS1044.pdf
ECP5-5GVersaDevKitQS039.pdf

本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請(qǐng)聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請(qǐng)及時(shí)聯(lián)系本站刪除。
換一批
延伸閱讀

LED驅(qū)動(dòng)電源的輸入包括高壓工頻交流(即市電)、低壓直流、高壓直流、低壓高頻交流(如電子變壓器的輸出)等。

關(guān)鍵字: 驅(qū)動(dòng)電源

在工業(yè)自動(dòng)化蓬勃發(fā)展的當(dāng)下,工業(yè)電機(jī)作為核心動(dòng)力設(shè)備,其驅(qū)動(dòng)電源的性能直接關(guān)系到整個(gè)系統(tǒng)的穩(wěn)定性和可靠性。其中,反電動(dòng)勢(shì)抑制與過(guò)流保護(hù)是驅(qū)動(dòng)電源設(shè)計(jì)中至關(guān)重要的兩個(gè)環(huán)節(jié),集成化方案的設(shè)計(jì)成為提升電機(jī)驅(qū)動(dòng)性能的關(guān)鍵。

關(guān)鍵字: 工業(yè)電機(jī) 驅(qū)動(dòng)電源

LED 驅(qū)動(dòng)電源作為 LED 照明系統(tǒng)的 “心臟”,其穩(wěn)定性直接決定了整個(gè)照明設(shè)備的使用壽命。然而,在實(shí)際應(yīng)用中,LED 驅(qū)動(dòng)電源易損壞的問(wèn)題卻十分常見,不僅增加了維護(hù)成本,還影響了用戶體驗(yàn)。要解決這一問(wèn)題,需從設(shè)計(jì)、生...

關(guān)鍵字: 驅(qū)動(dòng)電源 照明系統(tǒng) 散熱

根據(jù)LED驅(qū)動(dòng)電源的公式,電感內(nèi)電流波動(dòng)大小和電感值成反比,輸出紋波和輸出電容值成反比。所以加大電感值和輸出電容值可以減小紋波。

關(guān)鍵字: LED 設(shè)計(jì) 驅(qū)動(dòng)電源

電動(dòng)汽車(EV)作為新能源汽車的重要代表,正逐漸成為全球汽車產(chǎn)業(yè)的重要發(fā)展方向。電動(dòng)汽車的核心技術(shù)之一是電機(jī)驅(qū)動(dòng)控制系統(tǒng),而絕緣柵雙極型晶體管(IGBT)作為電機(jī)驅(qū)動(dòng)系統(tǒng)中的關(guān)鍵元件,其性能直接影響到電動(dòng)汽車的動(dòng)力性能和...

關(guān)鍵字: 電動(dòng)汽車 新能源 驅(qū)動(dòng)電源

在現(xiàn)代城市建設(shè)中,街道及停車場(chǎng)照明作為基礎(chǔ)設(shè)施的重要組成部分,其質(zhì)量和效率直接關(guān)系到城市的公共安全、居民生活質(zhì)量和能源利用效率。隨著科技的進(jìn)步,高亮度白光發(fā)光二極管(LED)因其獨(dú)特的優(yōu)勢(shì)逐漸取代傳統(tǒng)光源,成為大功率區(qū)域...

關(guān)鍵字: 發(fā)光二極管 驅(qū)動(dòng)電源 LED

LED通用照明設(shè)計(jì)工程師會(huì)遇到許多挑戰(zhàn),如功率密度、功率因數(shù)校正(PFC)、空間受限和可靠性等。

關(guān)鍵字: LED 驅(qū)動(dòng)電源 功率因數(shù)校正

在LED照明技術(shù)日益普及的今天,LED驅(qū)動(dòng)電源的電磁干擾(EMI)問(wèn)題成為了一個(gè)不可忽視的挑戰(zhàn)。電磁干擾不僅會(huì)影響LED燈具的正常工作,還可能對(duì)周圍電子設(shè)備造成不利影響,甚至引發(fā)系統(tǒng)故障。因此,采取有效的硬件措施來(lái)解決L...

關(guān)鍵字: LED照明技術(shù) 電磁干擾 驅(qū)動(dòng)電源

開關(guān)電源具有效率高的特性,而且開關(guān)電源的變壓器體積比串聯(lián)穩(wěn)壓型電源的要小得多,電源電路比較整潔,整機(jī)重量也有所下降,所以,現(xiàn)在的LED驅(qū)動(dòng)電源

關(guān)鍵字: LED 驅(qū)動(dòng)電源 開關(guān)電源

LED驅(qū)動(dòng)電源是把電源供應(yīng)轉(zhuǎn)換為特定的電壓電流以驅(qū)動(dòng)LED發(fā)光的電壓轉(zhuǎn)換器,通常情況下:LED驅(qū)動(dòng)電源的輸入包括高壓工頻交流(即市電)、低壓直流、高壓直流、低壓高頻交流(如電子變壓器的輸出)等。

關(guān)鍵字: LED 隧道燈 驅(qū)動(dòng)電源
關(guān)閉